DocumentCode :
3001345
Title :
Implementation and Analysis of Power Consumption for a Power Optimized Decimator Designed for Cascaded Sigma-Delta A/D Converters
Author :
Becker, Markus ; Lotze, Niklas ; Ortmanns, Maurits ; Manoli, Yiannos
Author_Institution :
Univ. of Freiburg, Freiburg
Volume :
2
fYear :
2006
fDate :
6-9 Aug. 2006
Firstpage :
654
Lastpage :
658
Abstract :
This paper presents the implementation and power analysis of an efficient decimator architecture for cascaded sigma-delta (SigmaDelta) modulators. The recombination logic for cascaded modulators in general and a gain error correction for continuous time (CT) modulators are integrated into the first decimation stage. An appropriate filter topology is derived and synthesized in a 0.18 mum CMOS technology using synopsys design compiler. The power consumption of the various blocks is analyzed using stimuli of a SOFO SigmaDelta-modulator and synopsys primepower. A comparison of the proposed architecture to a conventional implementation shows a remarkable reduction of power consumption by a factor of 4.
Keywords :
CMOS integrated circuits; modulators; sigma-delta modulation; cascaded modulators; cascaded sigma delta A/D converters; continuous time modulators; filter topology; gain error correction; power analysis; power consumption; power optimized decimator; size 0.18 mum; CMOS logic circuits; CMOS technology; Delta-sigma modulation; Design optimization; Energy consumption; Error correction; Filters; Frequency; Sampling methods; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan
ISSN :
1548-3746
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2006.381816
Filename :
4267440
Link To Document :
بازگشت