DocumentCode :
3001349
Title :
Methodology of layout based schematic and its usage in efficient high performance CMOS design
Author :
Mu, Fenghao ; Svensson, Christer
Author_Institution :
SwitchCore, Lund, Sweden
Volume :
6
fYear :
1999
fDate :
36342
Firstpage :
254
Abstract :
As diffusion diodes and parasitic capacitance degrade CMOS circuit performance, the simulation results between schematic and its layout counterpart differ from each other because of the missing parasitic components in the schematic. This paper proposes a layout based schematic (LBS) method for high performance CMOS cell design. In this method, we introduce different types of MOS transistors and a wire capacitance estimation method, based on layout knowledge. The result of LBS is reliable and easily optimized during schematic procedure. The design time can be reduced from 2.5 to 10 times, according to our experience. It will reduce the design time and cost of high performance circuit design, and is much easier to translate into a real layout than the original schematic
Keywords :
CMOS logic circuits; VLSI; capacitance; cellular arrays; circuit layout CAD; circuit simulation; high level synthesis; integrated circuit layout; wiring; cell design; design time; diffusion diodes; high performance CMOS design; layout based schematic; parasitic capacitance; simulation results; wire capacitance estimation method; Circuit optimization; Circuit simulation; Circuit synthesis; Design methodology; Diodes; Parasitic capacitance; Switching circuits; Time to market; Transistors; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
Type :
conf
DOI :
10.1109/ISCAS.1999.780143
Filename :
780143
Link To Document :
بازگشت