Title :
A parallel test algorithm for pattern sensitive faults in semiconductor random access memories
Author :
Lee, Jong Cheol ; Kang, Yong Seok ; Kang, Sungho
Author_Institution :
Dept. of Electr. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
This paper suggests a new test algorithm for parallel testing of neighborhood pattern sensitive faults (NPSFs) in large size random access memories (RAMs). The algorithm tests an √n×√n bit oriented memory in O(√n) time to detect Type-2 static, passive and active NPSFs. The algorithm uses Hamiltonian sequence for static and passive NPSFs and an Eulerian sequence for active NPSFs. A group of cells are accessed simultaneously in a write operation. The cells sharing the same word line are read in parallel and mutually compared. The existing RAM architecture has been modified very little to achieve the parallel access and the mutual comparison
Keywords :
integrated circuit testing; parallel algorithms; random-access storage; Eulerian sequence; Hamiltonian sequence; active NPSF; neighborhood pattern sensitive fault; parallel test algorithm; passive NPSF; semiconductor random access memory; static NPSF; Change detection algorithms; Circuit faults; Circuit testing; Costs; Decoding; Fabrication; Integrated circuit technology; Random access memory; Read-write memory; Semiconductor device testing;
Conference_Titel :
Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
Print_ISBN :
0-7803-3583-X
DOI :
10.1109/ISCAS.1997.612887