DocumentCode :
3002585
Title :
Norma: A hierarchical interconnection architecture for Network on Chip
Author :
Reza, Akram ; Reshadi, Midia ; Khademzadeh, Ahmad ; Bahmani, Maryam
Author_Institution :
Sci. & Res. Branch, Islamic Azad Univ., Tehran
fYear :
2008
fDate :
20-22 Dec. 2008
Firstpage :
5
Lastpage :
10
Abstract :
NoC is a potent solution to address design complexity and productivity problems whose its key component is the interconnect architecture which directly affects both cost and performance parameters. The purpose of this paper is to present the basic ideas behind the development of our new hierarchical network-on-chip (NoC) architecture, called ldquoNormardquo that its most distinguished characteristic is its hierarchical nature. We present two types of Norma, Norma-I and Norma-II which have been compared to 2D Mesh. Results illustrate that Norma-I and Norma-II have far more proper functionality than 2D Mesh, when 75 percent of whole traffic interacts in each subnet.
Keywords :
network topology; network-on-chip; NoC; Norma; Norma-I; Norma-II; hierarchical interconnection architecture; network on chip; Costs; Delay; Network topology; Network-on-a-chip; Packet switching; Productivity; Routing; Spine; Switches; Telecommunication traffic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test Workshop, 2008. IDT 2008. 3rd International
Conference_Location :
Monastir
Print_ISBN :
978-1-4244-3479-4
Electronic_ISBN :
978-1-4244-3478-7
Type :
conf
DOI :
10.1109/IDT.2008.4802455
Filename :
4802455
Link To Document :
بازگشت