DocumentCode :
3003754
Title :
A 0.4 /spl mu/m 1.4 ns 32b dynamic adder using non-precharge multiplexers and reduced precharge voltage technique
Author :
Inoue, Atsuki ; Kawabe, Yukihito ; Asada, Yoshimi ; Ando, Satoshi
Author_Institution :
Fujitsu Labs. Ltd., Kanagawa, Japan
fYear :
1995
fDate :
8-10 June 1995
Firstpage :
9
Lastpage :
10
Abstract :
This paper describes fast 32-bit dynamic adder using nonprecharge multiplexers and reduced precharge voltage technique. Design adopting novel multiplexers reduces transistor count, resulting in the reduction of total parasitic capacitance. Reduced precharge voltage makes the discharge time shorter. Experimental circuit has been fabricated using 0.4 /spl mu/m CMOS technology and we confirmed the delay of 1.4 ns at the supply voltage of 3.3 V at room temperature.
Keywords :
CMOS logic circuits; VLSI; adders; multiplexing equipment; 0.4 micron; 1.4 ns; 3.3 V; 32 bit; CMOS technology; discharge time; dynamic adder; nonprecharge multiplexers; precharge voltage technique; total parasitic capacitance; transistor count; Adders; Circuits; Delay; Logic design; MOSFETs; Multiplexing; Parasitic capacitance; Signal design; Signal generators; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1995. Digest of Technical Papers., 1995 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
0-7800-2599-0
Type :
conf
DOI :
10.1109/VLSIC.1995.520663
Filename :
520663
Link To Document :
بازگشت