Title :
DSP system architecture using signed-digit number representation
Author :
Ramamoorthy, P.A. ; Potu, Brahmaji ; Govind, G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Cincinnati Univ., OH, USA
Abstract :
Signed-digit (SD) arithmetic techniques are evaluated for applicability to DSP (digital signal-processing) architectures used for high-speed applications. Binary number representations limit the speed of the system due to carry propagation in addition, Residue arithmetic has been tried to alleviate this problem but its use introduces other problems in algebraic comparison, conversion, division, and floating-point representation. It is shown that signed-digit arithmetic offers the advantage of parallelism in computation without the problems associated with the residue number system. An overview of the basic features of SD arithmetic is given, followed by structures for primitive operations required for a general-purpose signal processor
Keywords :
computerised signal processing; number theory; DSP system architecture; algebraic comparison; binary number representations; carry propagation; conversion; digital signal-processing; division; floating-point representation; general-purpose signal processor; residue number system; signed-digit number representation; Application software; Computer architecture; Concurrent computing; Digital signal processing; Floating-point arithmetic; High performance computing; Parallel processing; Signal processing; Signal processing algorithms; Throughput;
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1988. ICASSP-88., 1988 International Conference on
Conference_Location :
New York, NY
DOI :
10.1109/ICASSP.1988.196944