DocumentCode :
3003983
Title :
Signal integrity optimization on the pad assignment for high-speed VLSI design
Author :
Kai-Yuan Chao ; Wong, D.F.
Author_Institution :
Intel Corp., Hillsboro, OR, USA
fYear :
1995
fDate :
5-9 Nov. 1995
Firstpage :
720
Lastpage :
725
Abstract :
Pad assignment with signal integrity optimization is very important for high-speed VLSI design. In this paper, an efficient method is proposed to effectively minimize both simultaneous switching noise and crosstalk that are inevitably caused by package inductance and capacitance during the design of high-speed/high-bandwidth circuits. Due to its efficiency, our algorithm can be incorporated into existing circuit floorplanning and placement schemes for the co-design of VLSI and packaging. For a set of industrial circuits/packages tested in our experiment, on the average, our method achieves a 16.8% reduction of total electrical noise when compared with the conventional design rule of thumb popularly used by circuit designers.
Keywords :
VLSI; circuit layout CAD; circuit optimisation; crosstalk; integrated circuit layout; integrated circuit noise; integrated circuit packaging; VLSI; capacitance; circuit floorplanning; crosstalk; electrical noise; high-speed VLSI design; package inductance; packaging; pad assignment; signal integrity optimization; switching noise; Capacitance; Circuit noise; Circuit testing; Crosstalk; Design optimization; Inductance; Packaging; Signal design; Switching circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1995. ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-8186-8200-0
Type :
conf
DOI :
10.1109/ICCAD.1995.480253
Filename :
480253
Link To Document :
بازگشت