Title :
Parallel error correction algorithm in RNS VLSI digital circuits
Author :
Di Claudio, Elio D. ; Orlandi, G. ; Piazza, F.
Author_Institution :
Teletrra SpA, Chieto, Scalo, Italy
Abstract :
An important problem in real-time DSP (digital signal-processing) systems with highly integrated components is the capability of automatic error detection and correction. The use of residue number arithmetic allows error detection and correction because of its unweighted nature. A single-error-correction procedure is proposed which is based on the use of redundant residue number systems (RRNS) and the base extension operation. The proposed method uses a small decision table and works in parallel mode; therefore it is suitable for high-speed VLSI circuit realization. A parallel architecture which realizes the method is also introduced
Keywords :
VLSI; computerised signal processing; digital integrated circuits; error correction; error detection; parallel algorithms; RNS VLSI digital circuits; RRNS; automatic error correction; automatic error detection; base extension operation; digital signal-processing; high-speed VLSI circuit realization; highly integrated components; parallel architecture; parallel error correction; real-time DSP; redundant residue number systems; residue number arithmetic; unweighted nature; Arithmetic; Cathode ray tubes; Digital circuits; Digital signal processing; Dynamic range; Error correction; Iterative algorithms; Parallel architectures; Real time systems; Very large scale integration;
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1988. ICASSP-88., 1988 International Conference on
Conference_Location :
New York, NY
DOI :
10.1109/ICASSP.1988.196953