DocumentCode :
3004559
Title :
A 2.25 gbytes/s 1 Mbit smart cache SRAM
Author :
Ku, J. ; Siu, S. ; Yazdani, M. ; Yolin Lih ; Wei-Ping Lu ; Desroches, A.
Author_Institution :
Hewlett-Packard Co., Palo Alto, CA, USA
fYear :
1995
fDate :
8-10 June 1995
Firstpage :
17
Lastpage :
18
Abstract :
The wide-word architecture is widely regionized as the next generation CPU architecture by most of the system vendors. This type of architecture requires high speed, high bandwidth second level cache memory to support it. Since the efficiency and the flexibility of the cache line transaction in between the CPU and the memory control unit would greatly affect the overall system performance, those important cache data transferring functions such as byte write, bypass, compare and swap capabilities have to be included in the second level cache to achieve the optimal performance. One of the project goals within HP wide-word program is to design a 16 K/spl times/72 synchronous, pipelined smart cache SRAM which is capable of sending out data at a rate of 2.25 Gbyte data per second.
Keywords :
SRAM chips; cache storage; memory architecture; pipeline processing; 1 Mbit; 2.25 Gbyte/s; bypass; byte write; cache line transaction; compare; data transferring functions; next generation CPU architecture; pipelined memory; second level cache memory; smart cache SRAM; wide-word architecture; Bandwidth; Built-in self-test; Circuit testing; Clocks; Decoding; Laboratories; Milling machines; Phase locked loops; Random access memory; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1995. Digest of Technical Papers., 1995 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
0-7800-2599-0
Type :
conf
DOI :
10.1109/VLSIC.1995.520667
Filename :
520667
Link To Document :
بازگشت