DocumentCode :
3004926
Title :
Design space exploration and optimisation for NoC-based timing sensitive systems
Author :
Tagel, Mihkel ; Ellervee, Peeter ; Jervan, Gert
Author_Institution :
Dept. of Comput. Eng., Tallinn Univ. of Technol., Tallinn, Estonia
fYear :
2010
fDate :
4-6 Oct. 2010
Firstpage :
177
Lastpage :
180
Abstract :
Communication modelling and synthesis plays an important role in the design of complex network-on-chip (NoC) based timing-sensitive systems-on-chip (SoC). To guarantee timing constraints without detailed know-how of communication might lead to unexpected results. In our previous work we have proposed an approach for communication modelling and synthesis to calculate communication hard deadlines that are represented by communication delay and guide the scheduling process to take into account possible network conflicts. In this paper we combine our communication scheduling approach with global optimisation techniques to perform design space exploration and/or improvement of the synthesised schedule.
Keywords :
circuit optimisation; network-on-chip; timing circuits; NoC-based timing sensitive systems; communication scheduling approach; design space exploration; global optimisation techniques; Computational modeling; Mathematical model; Optimal scheduling; Schedules; Simulated annealing; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Conference (BEC), 2010 12th Biennial Baltic
Conference_Location :
Tallinn
ISSN :
1736-3705
Print_ISBN :
978-1-4244-7356-4
Electronic_ISBN :
1736-3705
Type :
conf
DOI :
10.1109/BEC.2010.5631145
Filename :
5631145
Link To Document :
بازگشت