DocumentCode :
3005024
Title :
An expandable VLSI processor array approach to contour tracing
Author :
Agi, Iskender ; Hurst, Paul J. ; Jain, Anubhav K.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Davis, CA, USA
fYear :
1988
fDate :
11-14 Apr 1988
Firstpage :
1969
Abstract :
A new architecture for contour tracing of black-and-white images is described. This architecture uses parallelism and pipelining to achieve a significant increase in processing speed over previous tracers. An array of identical processors suitable for VLSI implementation is used. The array approach facilitates expansion to handle arbitrarily large images. The processors trace independently, thereby providing fully parallel, high-speed operation. A postprocessor links the partial contours created by the subdivision of the input image. Simulation results for compression ratio and number of operations are presented
Keywords :
VLSI; computerised picture processing; parallel architectures; pipeline processing; VLSI processor array; black-and-white images; compression ratio; contour tracing; input image; parallelism; picture processing; pipelining; postprocessor; processing speed; Computer architecture; Data mining; Image coding; Oceans; Pipeline processing; Pixel; Random access memory; Read-write memory; Smoothing methods; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1988. ICASSP-88., 1988 International Conference on
Conference_Location :
New York, NY
ISSN :
1520-6149
Type :
conf
DOI :
10.1109/ICASSP.1988.197010
Filename :
197010
Link To Document :
بازگشت