DocumentCode :
3005096
Title :
A practical comparison of asynchronous design styles
Author :
Lloyd, D.W. ; Garside, J.D.
Author_Institution :
Micro Cores Dev., STMicroelectronics, Bristol, UK
fYear :
2001
fDate :
2001
Firstpage :
36
Lastpage :
45
Abstract :
It is well known that single-rail bundled-delay circuits provide good area efficiency but it can be difficult to match them with appropriate delay models. Conversely delay insensitive circuits such as those employing dual-rail codes are larger but it is easier to ensure timing correctness. In terms of speed bundled-delay circuits need conservative timing but dual-rail circuits can require an appreciable completion detection overhead. This paper compares designs in both of these styles and also a delay-insensitive 1-of-4 coded circuit using the practical example of an ARM Thumb instruction decoder The results show that, through the application of careful optimizations, the 1-of-4 circuits out-performed single-rail circuits and reduced the power compared to dual-rail circuits
Keywords :
VLSI; asynchronous circuits; delay circuits; integrated circuit design; logic CAD; timing; ARM Thumb instruction decoder; asynchronous design styles; bundled-delay circuits; completion detection overhead; delay-insensitive 1-of-4 coded circuit; dual-rail circuits; timing correctness; Circuits; Computer science; Decoding; Delay; Design optimization; Rails; Thumb; Timing; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronus Circuits and Systems, 2001. ASYNC 2001. Seventh International Symposium on
Conference_Location :
Salt Lake City, UT
ISSN :
1522-8681
Print_ISBN :
0-7695-1034-5
Type :
conf
DOI :
10.1109/ASYNC.2001.914067
Filename :
914067
Link To Document :
بازگشت