DocumentCode :
3005325
Title :
Performance evaluation of Cascade ALU architecture for asynchronous super-scalar processors
Author :
Ozawa, Motokazu ; Imai, Masashi ; Ueno, Yoichiro ; Nakamura, Hiroshi ; Nanya, Takashi
Author_Institution :
Res. Center for Adv. Sci. & Technol., Tokyo Univ., Japan
fYear :
2001
fDate :
2001
Firstpage :
162
Lastpage :
172
Abstract :
Current out-of-order architectures have the critical path in the memory structure. Since the memory access delay mainly consists of wire delays, the feature size reduction will make little contribution to the critical path reduction. Therefore, the performance of the out-of-order architecture will not improve in spite of an expected advance in future technologies. To solve this problem, we present a novel architecture, called the Cascade ALU architecture, in which the critical path lies in the ALU. Since the ALU latency mainly consists of gate delays, the cycle time can be reduced with feature size reduction. In the Cascade ALU architecture, the instruction execution latency varies depending on executed instructions. Thus, an asynchronous implementation is suitable for the Cascade ALU. Since asynchronous handshake overhead may be too large to enhance the processor performance with the Cascade ALU, we show a method for hiding the handshake overhead, based on the fine-grain pipelining. Finally, we show the evaluation results that demonstrate the Cascade ALU architecture can achieve a good performance scalability in the ALU latency reduction
Keywords :
asynchronous circuits; microprocessor chips; parallel architectures; performance evaluation; pipeline processing; ALU critical path; ALU latency reduction; Cascade ALU architecture; asynchronous super-scalar processors; fine-grain pipelining; hidden handshake overhead; performance evaluation; performance scalability; Clocks; Delay effects; Dynamic scheduling; Frequency; Logic circuits; Out of order; Pipeline processing; Processor scheduling; Scalability; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronus Circuits and Systems, 2001. ASYNC 2001. Seventh International Symposium on
Conference_Location :
Salt Lake City, UT
ISSN :
1522-8681
Print_ISBN :
0-7695-1034-5
Type :
conf
DOI :
10.1109/ASYNC.2001.914080
Filename :
914080
Link To Document :
بازگشت