Title :
Multiplier architecture for digital filters
Author :
Bass, S.C. ; Leon, B.J. ; Jenkins, W.K.
Author_Institution :
Purdue University, West Lafayette, IN
Abstract :
Since multipliers are the slowest and most expensive components in digital filters, schemes for increasing speed and reducing cost are of interest. For a device that does multiplication by successive shift and add operations, different architectures can be used to speed the process and allow for hardware sharing. Several architectures are discussed in this paper. For filters that carry a small digital word length, nonconventional multiply schemes may well be appropriate. Two such schemes, table look up and residue algebra, are discussed herein.
Keywords :
Digital filters; Hip; Laboratories; Random access memory;
Conference_Titel :
Decision and Control including the 13th Symposium on Adaptive Processes, 1974 IEEE Conference on
Conference_Location :
Phoenix, AZ, USA
DOI :
10.1109/CDC.1974.270415