DocumentCode :
3005683
Title :
A low power and high speed data transfer scheme with asynchronous compressed pulse width modulation for AS-memory
Author :
Yamauchi, Tadaaki ; Morooka, Yoshikazu ; Ozaki, Hideyuki
Author_Institution :
ULSI Lab., Mitsubishi Electr. Corp., Itami, Japan
fYear :
1995
fDate :
8-10 June 1995
Firstpage :
27
Lastpage :
28
Abstract :
We propose a high speed and low power data transfer scheme for the wide internal data bus of an AS-Memory using the asynchronous compressed pulse width modulation (AC-PWM) technique and an automatic gain controlled (AGC) amplifier. The maximum bit rate per bus of AC-PWM increases by 12 times that of the conventional 100MHz data bus. The AGC amplifier achieves a fast data output while reducing by 1/3 the standby current. The proposed architecture is a key advance in the future development of AS-Memories.
Keywords :
application specific integrated circuits; automatic gain control; differential amplifiers; integrated memory circuits; memory architecture; pulse width modulation; system buses; AC-PWM; AGC amplifier; AS-memory; asynchronous compressed pulse width modulation; automatic gain controlled amplifier; internal data bus; low power high speed data transfer; Circuits; Delay; Demodulation; Energy consumption; Pulse amplifiers; Pulse compression methods; Pulse width modulation; Read only memory; Space vector pulse width modulation; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1995. Digest of Technical Papers., 1995 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
0-7800-2599-0
Type :
conf
DOI :
10.1109/VLSIC.1995.520672
Filename :
520672
Link To Document :
بازگشت