DocumentCode :
3006039
Title :
20 nm tri-gate SONOS memory cells with multi-level operation
Author :
Specht, M. ; Dorda, U. ; Dreeskornfeld, L. ; Kretz, J. ; Hofinann, F. ; Städele, M. ; Luyken, R.J. ; Rösner, W. ; Reisinger, H. ; Landgraf, E. ; Schulz, T. ; Hartwich, J. ; Kömmling, R. ; Risch, L.
Author_Institution :
Corporate Res., Infineon Technol. AG, Munich, Germany
fYear :
2004
fDate :
13-15 Dec. 2004
Firstpage :
1083
Lastpage :
1085
Abstract :
Fast programmable tri-gate oxide-nitride-oxide (ONO) transistor memory cells with sub-10 nm fin width and gate lengths down to LG = 20 nm have been fabricated and successfully operated in multi-level mode for the first time. In spite of thick tunnel oxides required for reliable retention, the devices were optimized for either two level operation with very short program and erase times of tP = 20 μs and tE = 1 ms and threshold voltage shifts of ΔVth ∼ 3 V or for multi-level mode with tPE = 2 ms and ΔVth < 4 V. In addition, a simple 6F2 NOR array scheme is proposed that meets the large ΔVth shift specific read and write disturb requirements thus allowing for a cost effective high density 3F2/bit nonvolatile memory for data storage applications.
Keywords :
nanoelectronics; semiconductor device reliability; semiconductor storage; 20 nm; 6F2 NOR array scheme; data storage applications; fast programmable transistor memory cells; high density 3F2-bit nonvolatile memory; multi-level operation; read and write disturb requirement; short program and erase time; threshold voltage shift; tri-gate SONOS memory cell; tri-gate oxide-nitride-oxide transistor memory cells; tunnel oxides; two level operation; Cost function; Dry etching; Electrons; Flash memory; Lithography; Logic; Nonvolatile memory; SONOS devices; Tellurium; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2004. IEDM Technical Digest. IEEE International
Print_ISBN :
0-7803-8684-1
Type :
conf
DOI :
10.1109/IEDM.2004.1419388
Filename :
1419388
Link To Document :
بازگشت