Title :
A 50ns floating-point signal processor VLSI
Author :
Kaneko, Takao ; Yamauchi, Hironori ; Iwata, Atsushi
Author_Institution :
NTT Electrical Communications Laboratories, Atsugi, Japan
Abstract :
A high-speed programmable digital signal processor VLSI with an 18-bit floating-point architecture and a 32-bit micro-instruction has been fabricated using 1.2µm CMOS technology. The device contains 280k transistors and executes every floating-point operation within a 50ns machine-cycle. The architecture differs from that of the DSSP (Digital Speech Signal Processor), reported previously, in its high-speed parallel pipeline structure, 16k-byte on-chip micro-program ROM, floating-point ALU capable of 50ns operation, as well as in its enhanced DSP instruction set.
Keywords :
CMOS process; CMOS technology; Decision support systems; Digital signal processors; Pipelines; Read only memory; Signal processing; Speech enhancement; Speech processing; Very large scale integration;
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '86.
DOI :
10.1109/ICASSP.1986.1169044