DocumentCode :
3006372
Title :
Optimization of Micro and Nano Research and Development Fabrication Operations
Author :
Olson, R.J., Jr. ; Hawkins, W.G. ; Piacente, P.A. ; Frank, R. ; Deluca, J.A. ; Douglas, L.R. ; Trant, G.P.
Author_Institution :
Micro & Nano Struct. Technol., GE Global Res., Niskayuna, NY, USA
fYear :
2010
fDate :
June 28 2010-July 1 2010
Firstpage :
1
Lastpage :
1
Abstract :
Summary form only given. In order to stay competitive in today´s markets, companies are faced with lowering the cost of research and development while increasing technology capacity, reducing research lot cycle times and maintaining process control, and improving quality of numerous technology platforms. This poster will present an overview of the strategy and outcome of a multi year effort to improve the productivity of General Electric´s Global Research Center (GRC) micro and nano systems technology (MNST) semiconductor cleanroom operations. A lean six-sigma approach was used to identify and analyze metrics that would lead to an understanding of factors critical to fab efficiency. Initiatives showed areas of improvement to be centered around: cleanroom equipment, fab lot loading/priority, documentation, and equipment. Further analysis revealed key metrics to analyze and track performance as, throughput, equipment uptime, process time, and process lot queue time. After implementing this lean six sigma approach metric data showed an initial cycle time improvement of more than 3X, a 41% queue time reduction from 2006 to 2009 and a 30% productivity improvement while realizing an overall fab loading increase of 54% from 2006 to 2009.
Keywords :
clean rooms; lean production; microfabrication; micromechanical devices; nanofabrication; optimisation; process control; research and development; semiconductor industry; six sigma (quality); General Electrics Global Research Center; cleanroom equipment; fab efficiency; fab lot loading-priority; lean six-sigma approach; micro and nano systems technology; optimization; process control; research and development; research lot cycle time; semiconductor cleanroom operations; Costs; Documentation; Fabrication; Performance analysis; Process control; Productivity; Queueing analysis; Research and development; Six sigma; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Micro/Nano Symposium (UGIM), 2010 18th Biennial University/Government/Industry
Conference_Location :
West Lafayette, IN
ISSN :
0749-6877
Print_ISBN :
978-1-4244-4731-2
Electronic_ISBN :
0749-6877
Type :
conf
DOI :
10.1109/UGIM.2010.5508861
Filename :
5508861
Link To Document :
بازگشت