DocumentCode :
3006899
Title :
Design of pipelined parallel turbo decoder using contention free interleaver
Author :
Karim, S.M. ; Chakrabarti, Indrajit
Author_Institution :
Dept. of E & ECE, Indian Inst. of Technol. Kharagpur, Kharagpur, India
fYear :
2011
fDate :
21-24 Nov. 2011
Firstpage :
646
Lastpage :
650
Abstract :
The work presented in this paper details an efficient architecture of a pipelined parallel turbo decoder utilizing contention free interleaver. Pipeline technique has been applied to reduce the critical path delay associated to the add compare select Offset (ACSO) unit so as to increase the operating clock frequency. The computational core of the complex maximum a posteriori probability (MAP) decoder has been optimized to achieve the throughput requirement for the real time applications. The proposed decoder which consists of 32 MAP decoder core, achieves 1.138 Gbps data rate at a maximum clock frequency of 486 MHz when implemented in a 90 nm CMOS process with a silicon area of 13.82 mm2. The proposed decoder can be made appropriate for low power portable devices by relaxing the throughput requirement.
Keywords :
CMOS integrated circuits; elemental semiconductors; maximum likelihood decoding; silicon; turbo codes; ACSO unit; CMOS process; MAP decoder core; add compare select offset unit; bit rate 1.138 Gbit/s; contention-free interleaver; critical path delay reduction; frequency 486 MHz; low-power portable devices; maximum a posteriori probability decoder; pipeline technique; pipelined parallel turbo decoder; silicon; size 90 nm; Clocks; Complexity theory; Computer architecture; Decoding; Pipeline processing; Throughput; Parallel Turbo codes; contention free interleaver; next iteration initialization; pipelined architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2011 - 2011 IEEE Region 10 Conference
Conference_Location :
Bali
ISSN :
2159-3442
Print_ISBN :
978-1-4577-0256-3
Type :
conf
DOI :
10.1109/TENCON.2011.6129187
Filename :
6129187
Link To Document :
بازگشت