DocumentCode :
3007683
Title :
A study of VLSI design for DPCM coding
Author :
Mukawa, Naoki ; Suzuki, Yutaka ; Kuroda, Hideo ; Yoshimura, Hiroshi
Author_Institution :
NTT Electrical Communications Laboratories, Yokosuka, Kanagawa-ken, Japan
Volume :
11
fYear :
1986
fDate :
31503
Firstpage :
813
Lastpage :
816
Abstract :
This paper describes custom designed VLSI coder and decoder, which transmit time division multiplexed (TDM) color signals at 32 Mbit/sec. Two-dimensional intraframe DPCM prediction, variable word length coding, and data buffer to smooth the data rate are devised on one coder chip. Reverse function are devised on one decoder chip. Test sequence is investigated for logic design purposes. Several techniques, e.g., double phased clock and prediction loop modification are employed to simplify the configuration and to ensure the operation rate of video processing.
Keywords :
Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '86.
Type :
conf
DOI :
10.1109/ICASSP.1986.1169139
Filename :
1169139
Link To Document :
بازگشت