Title :
High efficiency crest factor reduction for downlink TD-SCDMA system
Author :
Wang, Zheng ; Mao, Luhong
Author_Institution :
Sch. of Electron. & Inf. Eng., Tianjin Univ., Tianjin, China
Abstract :
The downlink signal in time division synchronous CDMA (TD-SCDMA) system typically has high peak to average power ratio (PAR) due to the multi-code nature of the system. In order to accommodate high peaks, power amplifier (PA) has to operate with considerable back-off, which leads to low operating efficiency. By means of various crest factor reduction (CFR) techniques, the PAR of the transmitted signal can be reduced to a level so as to achieve an efficient utilization of PA. Based on the analyses of this paper, an optimized CFR processor is proposed aiming to provide a more efficient PA while keeping the distortion of the downlink signal to a minimum. This solution has been verified with FPGA implementation and is proved to be of high performance in the TD-SCDMA transmission system.
Keywords :
code division multiple access; field programmable gate arrays; power amplifiers; time division multiple access; FPGA implementation; downlink TD-SCDMA system; field programmable gate arrays; high-efficiency crest factor reduction; optimized CFR processor; peak-to-average power ratio; power amplifier; time division synchronous code division multiple access; Base stations; Distortion; Downlink; Filtering; Peak to average power ratio; Power amplifiers; Radio frequency; Radiofrequency amplifiers; Signal processing; Time division synchronous code division multiple access; Crest Factor Reduction; PAR; Power Amplifier; TD-SCDMA;
Conference_Titel :
Communications, 2009. APCC 2009. 15th Asia-Pacific Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-4784-8
Electronic_ISBN :
978-1-4244-4785-5
DOI :
10.1109/APCC.2009.5375666