DocumentCode :
3010288
Title :
Capacitor mismatch error cancellation technique for a successive approximation A/D converter
Author :
Zheng, Zhiliang ; Moon, Un-Ku ; Steensgaard, Jesper ; Wang, Bo ; Temes, Gabor C.
Author_Institution :
Dept. of Electr. & Comput. Eng., Oregon State Univ., Corvallis, OR, USA
Volume :
2
fYear :
1999
fDate :
36342
Firstpage :
326
Abstract :
An error cancellation technique is described for suppressing capacitor mismatch in a successive approximation A/D converter. At the cost of a 50% increase in the conversion time, the first order capacitor mismatch error is cancelled. Methods for achieving top-plate parasitic insensitive operation are described, and the use of a gain- and offset-compensated op amp is explained. SWIT-CAP simulation results show that the proposed 16-bit SAR ADC can achieve an SNDR of over 91 dB under nonideal conditions, including 1% 3σ nominal capacitor mismatch, 10-20% randomized parasitic capacitors, 66 dB op amp gain, and 30 mV op amp offset
Keywords :
analogue-digital conversion; circuit simulation; error compensation; integrated circuit modelling; operational amplifiers; 16 bit; 30 mV; 66 dB; SNDR; SWIT-CAP simulation results; capacitor mismatch error; conversion time; error cancellation technique; gain-compensated op amp; nominal capacitor mismatch; nonideal conditions; offset-compensated op amp; op amp offset; opamp gain; randomized parasitic capacitors; successive approximation A/D converter; top-plate parasitic insensitive operation; Boosting; Capacitors; Clocks; Computer errors; Costs; Gain; Moon; Neodymium; Switches; Switching converters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
Type :
conf
DOI :
10.1109/ISCAS.1999.780725
Filename :
780725
Link To Document :
بازگشت