DocumentCode :
3010659
Title :
Notice of Violation of IEEE Publication Principles
Cost minimization for ASIC hybrid BIST designs
Author :
Popa, Ioan ; Zafiu, A. ; Cazacu, D.
Author_Institution :
Electron. & Comput. Dept., Univ. of Pitesti, Pitesti, Romania
fYear :
2009
fDate :
13-17 May 2009
Firstpage :
1
Lastpage :
6
Abstract :
Notice of Violation of IEEE Publication Principles

"Cost Minimization for ASIC Hybrid BIST designs"
by I. Popa, A. Zafiu, D. Cazacu
in the 32nd International Spring Seminar on Electronics Technology (ISSE 2009), 2009, pp. 1 - 6

After careful and considered review of the content and authorship of this paper by a duly constituted expert committee, this paper has been found to be in violation of IEEE\´s Publication Principles.

This paper contains significant portions of original text from the papers cited below. The original text was copied with insufficient attribution (including appropriate references to the original author(s) and/or paper title) and without permission.

Due to the nature of this violation, reasonable effort should be made to remove all past references to this paper, and future references should be made to the following articles:

"Test Cost Minimization for Hybrid BIST"
by Gert Jervan, Zebo Peng, Paimund Ubar
in the International Symposium on Defect and Fault Tolerance in VLSI Systems (DFT 2000), 2000, pp. 283 - 291

and

"Using Tabu Search Method for Optimizing the Cost of Hybrid BIST"
by Raimund Ubar, Helena Kruss, Gert Jervan, Zebo Peng
in the 16th Conference on Design of Circuits and Integrated Systems (DCIS 2001), 2001, pp. 445 - 450

In this paper are presented different methods for a hybrid BIST cost optimization for single-core designs. For selecting the optimal switching moment from the pseudorandom test mode to the stored test mode, two algorithms were proposed for calculating the complete cost curve of the different hybrid BIST solutions. The first one is a straightforward method based on using traditional fault simulation and test pattern generation. The second one is based on fault table manipulations and uses test compaction. The experimental simulated results demonstrate the feasibility of the approach and the efficiency of the fault table based cost calculation met- od.
Keywords :
application specific integrated circuits; automatic test pattern generation; built-in self test; circuit optimisation; fault diagnosis; ASIC hybrid BIST design; ATPG based approach; fault table based cost calculation method; fault table manipulations; hybrid BIST cost optimization; pseudorandom test mode; single-core design; stored test mode; test compaction; test pattern generation; traditional fault simulation; Application specific integrated circuits; Built-in self-test; Circuit faults; Circuit simulation; Circuit testing; Clocks; Cost function; Minimization methods; Signal generators; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Technology, 2009. ISSE 2009. 32nd International Spring Seminar on
Conference_Location :
Brno
Print_ISBN :
978-1-4244-4260-7
Type :
conf
DOI :
10.1109/ISSE.2009.5206969
Filename :
5206969
Link To Document :
بازگشت