Title :
A 250-622 MHz deskew and jitter-suppressed clock buffer using a frequencyand delay-locked two-loop architecture
Author :
Tano, S. ; Tanabe, T. ; Tgkahashi, K. ; Miyamot, S. ; Uesug, M.
Author_Institution :
Oki Electr. Ind. Co. Ltd., Tokyo, Japan
Abstract :
Recently, several delay-locked loop (DLL) circuits for on-chip clock supply have been reported. In this paper a new 2-loop circuit has been designed for on-chip clock-supply applications which require a quick pull-in, suppressed jitter in a wide operating frequency range. The design technologies included are: 1) A 2-loop architecture in which a frequency-locked loop (FLL) is provided separately from a DLL for quick pull-in over a wide frequency range; 2) A current-mode phase detector (CMPD) used in the DLL, which makes use of a flip-flop metastability for increasing the phase-difference detecting sensitivity.
Keywords :
buffer circuits; clocks; delay circuits; jitter; 250 to 622 MHz; clock buffer circuit; current-mode phase detector; delay-locked loop; deskew; flip-flop metastability; frequency-locked loop; jitter; on-chip clock supply; phase-difference detection; pull-in; two-loop architecture; Circuits; Clocks; Delay; Frequency locked loops; Low pass filters; Metastasis; Phase detection; Ring oscillators; Voltage control; Voltage-controlled oscillators;
Conference_Titel :
VLSI Circuits, 1995. Digest of Technical Papers., 1995 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
0-7800-2599-0
DOI :
10.1109/VLSIC.1995.520697