DocumentCode :
3011768
Title :
PLL frequency synthesizer with an auxiliary programmable divider
Author :
Sumi, Yasuaki ; Obote, Shigeki ; Kitai, Naoki ; Furuhashi, Ryousuke ; Matsuda, Yoshitaka ; Fukui, Yutaka
Author_Institution :
Sanyo Electr. Co. Ltd., Tottori, Japan
Volume :
2
fYear :
1999
fDate :
36342
Firstpage :
532
Abstract :
The lock-up time of a PLL frequency synthesizer depends on each loop gain. In this paper, we pay attention to the gain of a programmable divider which is one of the important elements of PLL, and propose a new method for improving the gain of programmable dividers. In order to achieve the increase in the gain of the programmable divider, we have proposed a new PLL frequency synthesizer with multi-programmable divider by which the gain is increased even when the same reference frequency and the same division ratio as usual are used. In this paper we propose a simple PLL frequency synthesizer with an auxiliary programmable divider which is suitable for LSI implementation. It will be shown by theoretical considerations and experimental results that a higher speed lock-up time can be achieved
Keywords :
frequency dividers; large scale integration; phase locked loops; programmable circuits; LSI implementation; PLL frequency synthesizer; auxiliary programmable divider; division ratio; lock-up time; loop gain; reference frequency; Detectors; Frequency conversion; Frequency synthesizers; Large scale integration; Phase detection; Phase locked loops; Phase noise; Transfer functions; Transient response; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
Type :
conf
DOI :
10.1109/ISCAS.1999.780800
Filename :
780800
Link To Document :
بازگشت