DocumentCode :
3012097
Title :
Power consumption of sequential CMOS circuits using Logic Pictures
Author :
Fouda, M.F. ; Abdelhalim, M.B. ; Amer, H.H.
Author_Institution :
Fac. of Eng., Cairo Univ., Giza, Egypt
fYear :
2010
fDate :
4-6 Oct. 2010
Firstpage :
133
Lastpage :
136
Abstract :
In practice, sequential circuits happen to be the most common type of logic circuits. Switching in sequential circuits is the hardest to estimate due to the complex higher order dependencies in the switching profile, induced by the spatio-temporal components of the circuit and mainly caused by the state feedbacks that are present. These state feedbacks do not exist in combinational circuits. In this paper, a new methodology is developed to calculate the value of the average power consumption of sequential CMOS circuits. The methodology is accurate while other methodologies produce approximate results. It is based on the concept of Logic Pictures. To verify the correctness, the methodology was applied to four ISCAS89 benchmark circuits. The obtained results were identical to those produced by Monte Carlo simulations.
Keywords :
CMOS logic circuits; sequential circuits; ISCAS89 benchmark circuits; approximate results; logic pictures; power consumption; sequential CMOS circuits; spatio-temporal components; state feedbacks; switching profile; Estimation; Integrated circuit modeling; Logic gates; Power demand; Probability; Sequential circuits; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Conference (BEC), 2010 12th Biennial Baltic
Conference_Location :
Tallinn
ISSN :
1736-3705
Print_ISBN :
978-1-4244-7356-4
Electronic_ISBN :
1736-3705
Type :
conf
DOI :
10.1109/BEC.2010.5631515
Filename :
5631515
Link To Document :
بازگشت