Title :
A power-on reset with accurate hysteresis
Author :
Kalanti, Antti ; Aaltonen, Lasse ; Paavola, Matti ; Kämäräinen, Mika ; Pulkkinen, Mika ; Halonen, Kari
Author_Institution :
Sch. of Sci. & Technol., Dept. of Micro & Nanosci., Aalto Univ., Espoo, Finland
Abstract :
As the complexity of the digital circuit blocks continues to increase, a power-on reset, POR, circuit is needed to initialize the digital logic to the known state at the start-up. This paper represents a POR with thresholds that are insensitive to the rise time of the supply voltage. This is achieved by generating the POR pulse with a constant current reference circuit. Moreover, current mirroring is used to improve hysteresis. The designed POR has a quiescent current of 3.1 μA (VDD=3.6 V) and operates with supplies ranging from 3 V to 3.6 V. The area of the circuit is 109.9 μm × 106.65 μm and the chip was implemented with triple-well 0.35 μm HVCMOS process.
Keywords :
CMOS logic circuits; digital circuits; hysteresis; logic circuits; low-power electronics; power supplies to apparatus; HVCMOS process; POR pulse; constant current reference circuit; current 3.1 muA; current mirroring; digital logic; hysteresis; power-on reset; size 0.35 mum to 106.65 mum; voltage 3 V to 3.6 V; Hysteresis; Logic gates; System-on-a-chip; Temperature distribution; Temperature measurement; Threshold voltage; Transistors;
Conference_Titel :
Electronics Conference (BEC), 2010 12th Biennial Baltic
Conference_Location :
Tallinn
Print_ISBN :
978-1-4244-7356-4
Electronic_ISBN :
1736-3705
DOI :
10.1109/BEC.2010.5631522