Title :
Dynamic Partial Reconfigurable Embedded System to Achieve Hardware Flexibility Using 8051 Based RTOS on Xilinx FPGA
Author :
Zalke, Jitendra B. ; Pandey, Sandeep Kumar
Author_Institution :
Dept. of Electron. Eng., S.R.K.N.E. Coll., Nagpur, India
Abstract :
Field Programmable Gate Arrays (FPGAs) are increasingly being used for many systems and efficient System-on-a-Chip (SOC) designs. Hence, dynamic partial self reconfiguration (DPSR) of the FPGA can be regarded as one of essentials of making hardware flexible and achieving power efficiency and optimizing area too. This paper presents an approach for dynamic partial self-reconfiguration that enables FPGAs to reconfigure itself dynamically and partially under the control of an external processor. The reconfiguration process is accomplished without an internal configuration access port (ICAP), which should be used either with Micro Blaze soft core or with PowerPC hard core using HWICAP core for the On-Chip Peripheral Bus (OPB). It can also be used for any other FPGA architectures, such as Virtex-II (Pro), Virtex-4, Virtex-5, etc.
Keywords :
embedded systems; field programmable gate arrays; logic design; microcontrollers; peripheral interfaces; 8051; HWICAP core; Micro Blaze soft core; RTOS; Xilinx FPGA; dynamic partial reconfigurable embedded system; field programmable gate arrays; hardware flexibility; internal configuration access port; on-chip peripheral bus; powerPC hard core; system-on-a-chip designs; Control systems; Educational institutions; Embedded computing; Embedded system; Energy consumption; Field programmable gate arrays; Hardware; Power engineering and energy; Telecommunication computing; Telecommunication control; Dynamic partial reconfiguration; embedded system; self reconfiguration;
Conference_Titel :
Advances in Computing, Control, & Telecommunication Technologies, 2009. ACT '09. International Conference on
Conference_Location :
Trivandrum, Kerala
Print_ISBN :
978-1-4244-5321-4
Electronic_ISBN :
978-0-7695-3915-7
DOI :
10.1109/ACT.2009.174