DocumentCode :
3012565
Title :
Analysis and Design of a 14-bit SAR ADC using self-calibration DAC
Author :
Sun, Lei ; Pun, Kong-Pang ; Wong, And Alex
Author_Institution :
Department of Electronic Engineering, The Chinese University of Hong Kong, SHATIN, Hong Kong SAR
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
1267
Lastpage :
1270
Abstract :
This paper presents the analysis of a calibration technique for high-resolution successive-approximation register analog-to-digital converter (SAR ADC) using a calibration digital-to-analog converter (DAC), which simplifies the complicated relationships among various design parameters and provides design insight that aids in parameter selection. Based on this analysis, an energy-efficient, 14-bit resolution SAR ADC is realized in a 0.18µm CMOS technology. The relationships among the following factors are analyzed in details: (1) the main DAC resolution, (2) the calibration accuracy, (3) the capacitor value to be calibrated, and (4) the parasitic capacitors. Post-layout simulation results are presented and specifically Monte Carlo (MC) shows promising result that is in agreement with the proposed calibration technique.
Keywords :
Accuracy; Arrays; Bridge circuits; CMOS integrated circuits; Calibration; Capacitance; Capacitors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271468
Filename :
6271468
Link To Document :
بازگشت