DocumentCode :
3012663
Title :
Modeling discrete event system with distributions using SystemVerilog
Author :
Mani Paret, Jomu George ; Mohamed, Otmane Ait
Author_Institution :
ECE Department, Concordia University, Canada
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
129
Lastpage :
132
Abstract :
Discrete event systems (DES) are a type of dynamic system in which the system behaviour is governed by discrete events occurring asynchronously over time. Most of the logical controllers used now are examples of DES. In this paper we describe the problem faced while modeling a queuing system (which is an example of DES) using constraints in SystemVerilog. The method to overcome the problem is explained and a retrial queuing system is modeled using SystemVerilog. The advantages of modeling DES in SystemVerilog are explained. The performance analysis is done on the SystemVerilog model, compared with another language model called MOSEL.
Keywords :
Analytical models; Discrete event systems; Mathematical model; Performance analysis; Queueing analysis; Servers; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271474
Filename :
6271474
Link To Document :
بازگشت