DocumentCode :
3012698
Title :
Rate-compatible LDPC code decoder using check-node merging
Author :
Blad, Anton ; Gustafsson, Oscar ; Zheng, Meng ; Fei, Zesong
Author_Institution :
Electron. Syst., Linkoping Univ., Linköping, Sweden
fYear :
2010
fDate :
7-10 Nov. 2010
Firstpage :
1119
Lastpage :
1123
Abstract :
The use of rate-compatible error correcting codes offers several advantages as compared to the use of fixed-rate codes: a smooth adaptation to the channel conditions, the possibility of incremental Hybrid ARQ schemes, as well as sharing of the encoder and decoder implementations between the codes of different rates. In this paper, the implementation of a decoder for rate-compatible quasi-cyclic LDPC codes is considered. Assuming the use of a code ensemble obtained through puncturing of a low-rate mother code, the decoder achieves significantly reduced convergence rates by merging the check node neighbours of the punctured variable nodes. The architecture uses the minsum algorithm with serial node processing elements to efficiently handle the wide spread of node degrees that results from the merging of the check nodes.
Keywords :
automatic repeat request; channel coding; cyclic codes; decoding; error correction codes; parity check codes; check-node merging; hybrid ARQ scheme; low-rate mother code; rate-compatible error correcting code; rate-compatible quasicyclic LDPC code decoder; serial node processing element; Computer architecture; Decoding; Generators; Iterative decoding; Merging; WiMAX;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers (ASILOMAR), 2010 Conference Record of the Forty Fourth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4244-9722-5
Type :
conf
DOI :
10.1109/ACSSC.2010.5757578
Filename :
5757578
Link To Document :
بازگشت