DocumentCode :
3013201
Title :
Optimal loop scheduling with register constraints using flow graphs
Author :
Müller, Jan ; Fimmel, Dirk ; Merker, Renate
Author_Institution :
Dept. of Electr. Eng., Dresden Univ. of Technol., Germany
fYear :
2004
fDate :
10-12 May 2004
Firstpage :
180
Lastpage :
185
Abstract :
We present a novel loop scheduling approach using a generalized flow graph model of the resource constraints. From this model we derive a new flow graph to incorporate register constraints. Our linear programming implementation produces an optimum loop schedule, respecting the constraints on functional units and registers in a single optimization problem. Moreover, the iteration interval is treated as a rational number, and the approach supports heterogeneous processor architectures and pipelined functional units. Compared to earlier approaches, the solution can reduce the problem complexity and solution time, and provide faster loop schedules.
Keywords :
flow graphs; linear programming; multiprocessing systems; parallel algorithms; parallel architectures; pipeline processing; processor scheduling; program control structures; flow graph model; heterogeneous processor architectures; iteration interval; linear programming; optimal loop scheduling; optimization problem; pipelined functional units; problem complexity; rational number; register constraints; resource constraints; Adders; Delay; Digital filters; Flow graphs; Intelligent networks; Parallel architectures; Pipelines; Registers; Resource management; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architectures, Algorithms and Networks, 2004. Proceedings. 7th International Symposium on
ISSN :
1087-4089
Print_ISBN :
0-7695-2135-5
Type :
conf
DOI :
10.1109/ISPAN.2004.1300478
Filename :
1300478
Link To Document :
بازگشت