DocumentCode :
3013252
Title :
Application-oriented SHA-256 hardware design for low-cost RFID
Author :
Cao, Xiaolin ; O´Neill, Maire
Author_Institution :
Centre for Secure Information Technologies (CSIT), Institute of Electronics, Communications and Information Technology (ECIT), Queen´´s University Belfast, UK
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
1412
Lastpage :
1415
Abstract :
Cryptographic hash functions can be used to provide strong security and privacy for Radio Frequency Identification (RFID) systems. In this paper, two application-oriented optimized SHA-256 hardware designs for low-cost RFID are presented. These are implemented on UMC 0.13 µm CMOS standard cell technology. One of the proposed designs achieves the smallest area (8,394 gates) while the other achieves the lowest power consumption (2.86 µW) in comparison to previous SHA-256 designs and SHA-3 finalist candidates reported in the literature to date. Furthermore, if the designs are used in low-cost RFID applications in which the input being authenticated is less than 400 bits, the two designs can be further optimized to utilise just 6,125 gates and consume 2.3 µW of power.
Keywords :
Clocks; Hardware; Logic gates; Power demand; Radiofrequency identification; Registers; Schedules;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271509
Filename :
6271509
Link To Document :
بازگشت