DocumentCode :
3013546
Title :
Current mode multiple-valued adder for cryptography processors
Author :
Novak, Ashley ; Saffar, Farinoush ; Mirhassani, Mitra ; Wu, Huapeng
Author_Institution :
Research Centre for Integrated Microsystems, Department of Electrical and Computer Engineering, University of Windsor, Ontario, Canada
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
1460
Lastpage :
1463
Abstract :
This paper presents the design and implementation of a multiple-valued adder, with application in smart cards and cryptographic processors. The adder is designed based on the principles of truncated Continuous Valued Number System (CVNS), in order to relax the implementation requirements of the circuit topology and designs. The CVNS adder has an almost constant power consumption, independent of the input values. This feature makes this adder immune against side channel attacks, which may use the power consumption pattern to obtain the intermediate values of arithmetic operations.
Keywords :
Adders; Algorithm design and analysis; Cryptography; Logic gates; Power demand; Smart cards; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271522
Filename :
6271522
Link To Document :
بازگشت