DocumentCode :
3013875
Title :
Reducing test application time for full scan embedded cores
Author :
Hamzaoglu, Ilker ; Patel, Janak H.
Author_Institution :
Center for Reliable & High Performance Comput., Illinois Univ., Urbana, IL, USA
fYear :
1999
fDate :
15-18 June 1999
Firstpage :
260
Lastpage :
267
Abstract :
We propose a new design for testability technique, Parallel Serial Full Scan (PSFS), for reducing the test application time for full scan embedded cores. Test application time reduction is achieved by dividing the scan chain into multiple partitions and shifting in the same vector to each scan chain through a single scan in input. The experimental results for the ISCAS890 circuits showed that PSFS technique significantly reduces both the test application time and the amount of test data for full scan embedded cores.
Keywords :
design for testability; logic testing; PSFS; Parallel Serial Full Scan; design for testability; full scan embedded cores; scan chain; Circuit testing; Concurrent computing; Contracts; Design for testability; Embedded computing; Hybrid power systems; Pins; Semiconductor device testing; Sequential analysis; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Fault-Tolerant Computing, 1999. Digest of Papers. Twenty-Ninth Annual International Symposium on
Conference_Location :
Madison, WI, USA
ISSN :
0731-3071
Print_ISBN :
0-7695-0213-X
Type :
conf
DOI :
10.1109/FTCS.1999.781060
Filename :
781060
Link To Document :
بازگشت