DocumentCode :
3013962
Title :
Performance of parallel logic event simulation on PC-cluster
Author :
Le, Thuy T. ; Rejeb, Jalel
Author_Institution :
Dept. of Electr. Eng., San Jose State Univ., CA, USA
fYear :
2004
fDate :
10-12 May 2004
Firstpage :
434
Lastpage :
438
Abstract :
PC-cluster is becoming more and more popular in many scientific and engineering applications, but not in electronic design areas. One of the reasons that parallel simulations have not been popularized is due to the high cost of frequent communications of small messages. Several simulation techniques have been aggressively studied and developed in the past ten years. These studies mostly focused on parallel VHDL simulation. In this paper, we show the effects of PC-cluster communication latencies on the performance of parallel discrete event simulation. We performed the experiments with two equivalent 8-node PC-cluster systems, one with regular Ethernet cards and one with Myrinet network cards. In order to study the effects of communication costs on the overall performance of parallel simulation algorithms, our study concentrates on fundamental techniques of discrete parallel event simulation scheme. The simulation processes are synchronized by the time warp mechanism and the problem domain is partitioned for best parallel performance. The speedup results show that although current PC-cluster technology is ready for parallel logic simulator, even for high-demanding communication applications, new algorithms that can avoid or minimize the computational rolling-back must be developed in order to catch up the rapid advancement of microprocessor technologies.
Keywords :
discrete event simulation; formal logic; hardware description languages; logic simulation; parallel algorithms; workstation clusters; Ethernet cards; Myrinet network cards; PC-cluster; communication latencies; computational rolling-back; discrete event simulation; microprocessor technologies; parallel logic simulator; parallel simulation algorithms; time warp; Computational modeling; Concurrent computing; Costs; Delay; Design engineering; Discrete event simulation; Ethernet networks; Logic; Partitioning algorithms; Time warp simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architectures, Algorithms and Networks, 2004. Proceedings. 7th International Symposium on
ISSN :
1087-4089
Print_ISBN :
0-7695-2135-5
Type :
conf
DOI :
10.1109/ISPAN.2004.1300518
Filename :
1300518
Link To Document :
بازگشت