DocumentCode :
3014075
Title :
Soft error tolerant latch design with low cost for nanoelectronic systems
Author :
Nan, Haiqing ; Choi, Ken
Author_Institution :
Department of Electrical and Computer Engineering, Illinois Institute of Technology, Chicago, USA
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
1572
Lastpage :
1575
Abstract :
With CMOS technology shrinking to nanoscale regime, the susceptibility of a single chip to soft errors increases. Hence, the critical charge (Qcrit) of circuit decreases and this decrease is expected to continue with further technology scaling. In this paper previous hardened latch circuits are analyzed and it is found that previous designs offer limited protection against soft error especially for soft error caused by high energy particles and not all the nodes are under soft error protection. Therefore, in this paper we propose a low cost hardened latch design in 45nm CMOS technology with full protection for all internal nodes as well as output node against soft error. Moreover, the proposed hardened approach is technology independent. Compared to previous hardened latch designs, the proposed design reduces cost in terms of power delay product (PDP) 80.1% on average.
Keywords :
CMOS integrated circuits; Clocks; Delay; Integrated circuit modeling; Latches; Robustness; Transistors; Circuit reliability; Hardened Latch; Nanoscale CMOS; Radiation Hardening;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271553
Filename :
6271553
Link To Document :
بازگشت