DocumentCode :
3015106
Title :
A novel method of constructing Quasi-Cyclic RS-LDPC codes for 10GBASE-T Ethernet
Author :
Hwang, Seong-In ; Lee, Hanho ; Lim, Shin-Il
Author_Institution :
Dept. of Information and Communication Engineering, Inha University, Incheon, 402-751, Korea
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
1771
Lastpage :
1774
Abstract :
This paper presents a novel method of constructing of Quasi-Cyclic Reed-Solomon-based LDPC (QC-RS-LDPC) codes for the application of 10GBASE-T Ethernet. The proposed code construction method makes RS-LDPC codes to be quasi-cyclic codes without bit error rate performance degradation. Therefore, QC-RS-LDPC decoder using the proposed method can use Banyan network or QSN that are efficient switch networks for QC codes. For performance comparison, the switch networks have been implemented. The results show that the switch network using the proposed method requires less memory size than existing switch network like Benes network. Since the switch network optimized for QC codes reduces critical path delay, the clock speed of QC-RS-LDPC decoder can be improved. The proposed method is able to construct QC-RS-LDPC codes, which reduces hardware size and improves clock speed.
Keywords :
Bit error rate; Complexity theory; Decoding; Hardware; Parity check codes; Switches; Vectors; 10GBASE-T Ethernet; QC-RS-LDPC codes; Reed-Solomon (RS)-LDPC codes; low-density parity-check (LDPC) codes; switch network;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271608
Filename :
6271608
Link To Document :
بازگشت