DocumentCode :
3015225
Title :
Degrading precision arithmetic for low power signal processing
Author :
Petricca, Massimo ; Cardarilli, Gian Carlo ; Nannarelli, Alberto ; Re, Marco ; Albicocco, Pietro
Author_Institution :
Dept. of Electron., Univ. of Rome Tor Vergata, Rome, Italy
fYear :
2010
fDate :
7-10 Nov. 2010
Firstpage :
1163
Lastpage :
1167
Abstract :
Sometimes reducing the power dissipation of resource constrained electronic systems, such as those built for deep-space probes or for wearable devices is a top priority. In signal processing, it is possible to have an acceptable quality of the signal even introducing some errors. In this work, we analyze two methods to degrade the precision of arithmetic operations in DSP to save power. The first method is based on disabling the lower (least-significant) portion of the datapath by clock-gating and forcing zeros. The second method is based on lowering the supply voltage and re-designing the carry-chains in the datapath to adapt to the increased delays.
Keywords :
carry logic; clocks; digital signal processing chips; low-power electronics; signal processing; DSP; carry-chain re-design; clock-gating; digital signal processing system; low power signal processing; power dissipation; precision arithmetic; resource constrained electronic system; Adders; Clocks; Delay; Digital signal processing; Dynamic range; Finite impulse response filter; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers (ASILOMAR), 2010 Conference Record of the Forty Fourth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4244-9722-5
Type :
conf
DOI :
10.1109/ACSSC.2010.5757713
Filename :
5757713
Link To Document :
بازگشت