Title :
A fast-lock-in wide-range harmonic-free all-digital DLL with a complementary delay line
Author :
Chen, Shuai ; Li, Hao ; Jia, Kai ; Wang, Yue ; Shi, Xiaobing ; Zhang, Feng
Author_Institution :
Institute of Computing Technology, Chinese Academy of Sciences, Beijing, China
Abstract :
A fast-lock-in harmonic-free all-digital delay-locked-loop (ADDLL) in STMicro 32nm CMOS technology is presented. The ADDLL uses a novel complementary delay line with lattice-type delay elements. The complementary line can effectively reduce at most 50% active delay elements than a single line. Less active delay elements make better suppression of supply-induced jitter. The lattice-type delay element is beneficial to high frequency applications because of its small intrinsic delay. The ADDLL employs a 9-bit configurable SAR controller to achieve fast lock. Moreover, it can work in a wide-range application (200MHz ∼ 2GHz) without the harmonic-lock problem of conventional SAR controllers. Under a 1.1V power supply, the ADDLL has a delay resolution of 8 ps and the lock time is 36 cycles at 200 MHz and 24 cycles at 2GHz.
Keywords :
Clocks; Delay; Delay lines; Harmonic analysis; Jitter; Lattices; Logic gates;
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
Print_ISBN :
978-1-4673-0218-0
DOI :
10.1109/ISCAS.2012.6271616