DocumentCode :
3015391
Title :
A comparative study on asynchronous Quasi-Delay-Insensitive templates
Author :
Chang, Kok-Leong ; Lin, Tong ; Ho, Weng-Geng ; Chong, Kwen-Siong ; Gwee, Bah-Hwee ; Chang, Joseph S.
Author_Institution :
Synthesis and Integration, Institute of Materials Research and Engineering (IMRE), A*STAR, Singapore
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
1819
Lastpage :
1822
Abstract :
The robustness of asynchronous logic has proved useful in dealing with contemporary problems in CMOS design such as process variations and power management. However, the general cryptic nature of asynchronous logic has stymied the widespread acceptance of this alternate design technique. Fortunately, the semi-custom approach to asynchronous design reduces the tedious handcrafting efforts that are often non-trivial in large system-on-chips (SoCs). However, even with the adoption of this design approach requires careful selection of asynchronous templates that will suit overall system needs. Therefore in this paper, the most eminent Quasi-Delay-Insensitive asynchronous template families reported to date will be presented, and followed by an in-depth comparison of various design FOMs - template area, static/dynamic capacity, cycle time, latency, throughput and Et2. The most aggressive template (EESTFB) can reach a maximum throughput of 3.56Giga items/s on 0.13µm @ 1.2V.
Keywords :
Detectors; Pipelines; Protocols; System-on-a-chip; Throughput; Transistors; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271621
Filename :
6271621
Link To Document :
بازگشت