DocumentCode :
3015642
Title :
Parallel - pipelined radix-22 FFT architecture for real valued signals
Author :
Ayinala, Manohar ; Parhi, Keshab K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN, USA
fYear :
2010
fDate :
7-10 Nov. 2010
Firstpage :
1274
Lastpage :
1278
Abstract :
This paper presents a novel parallel-pipelined architecture for the computation of real valued fast Fourier transform (RFFT). The proposed architecture takes advantage of the redundancy of some computations with respect to complex FFT along with low multiplicative complexity of the radix-22 architecture. Folding transformation is used to derive a novel parallel-pipelined architecture by exploiting the redundancy in the modified flow graph. The proposed parallel architecture requires log4N - 1 complex multipliers and N - 1 complex delay elements.
Keywords :
fast Fourier transforms; graph theory; parallel architectures; signal processing; folding transformation; multiplicative complexity; parallel pipelined radix FFT architecture; real valued fast Fourier transform; real valued signals; Complexity theory; Delay; FFT; Folding; Parallel Processing; Pipelining; Real Signals; radix-22;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers (ASILOMAR), 2010 Conference Record of the Forty Fourth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4244-9722-5
Type :
conf
DOI :
10.1109/ACSSC.2010.5757736
Filename :
5757736
Link To Document :
بازگشت