DocumentCode :
3015710
Title :
Effect of order on MCM implementations of FIR filters
Author :
Patil, Abhijit ; DeBrunner, Linda S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Florida State Univ., Tallahassee, FL, USA
fYear :
2010
fDate :
7-10 Nov. 2010
Firstpage :
1288
Lastpage :
1291
Abstract :
Field Programmable Gate Arrays (FPGAs) are becoming a popular choice for digital filter implementation over DSP processors for reasons of higher sampling rates and more flexibility in design. Designing an efficient digital filter can be achieved using Multiple Constant Multiplication (MCM). MCM implements multiplication by constants through the use of shifts and adds/subtracts. Using MCM to design a filter circuit and selecting FPGAs for its implementation results in area savings and higher speed. This paper demonstrates how area is impacted through the use of MCM for FPGA implementation.
Keywords :
FIR filters; digital signal processing chips; field programmable gate arrays; DSP processors; FIR filters; FPGA; MCM implementations; adds-subtracts; area savings; digital filter implementation; field programmable gate arrays; filter circuit; multiple constant multiplication; sampling rates; shifts; Adders; Field programmable gate arrays; Filtering algorithms; Finite impulse response filter; IIR filters; Software;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers (ASILOMAR), 2010 Conference Record of the Forty Fourth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4244-9722-5
Type :
conf
DOI :
10.1109/ACSSC.2010.5757739
Filename :
5757739
Link To Document :
بازگشت