Title : 
A split control store VLSI for 32 kbps ADPCM transcoding
         
        
            Author : 
Bonet, Luis ; Williams, Tim A.
         
        
            Author_Institution : 
Motorola, Inc Austin, Texas
         
        
        
        
        
        
        
            Abstract : 
This paper describes the architecture used in a 16 pin CMOS VLSI Digital Signal Processor which was designed by the authors to perform both ANSI and CCITT versions of the ADPCM standard. The part is designed to run from a 20 MHz clock source with an instruction cycle time of 100 ns. This design is a good example of the power of application specific DSP designs to reduce the cost of implementing stable algorithms.
         
        
            Keywords : 
ANSI standards; Algorithm design and analysis; CMOS process; Clocks; Digital signal processing; Digital signal processors; Process design; Signal design; Transcoding; Very large scale integration;
         
        
        
        
            Conference_Titel : 
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '87.
         
        
        
            DOI : 
10.1109/ICASSP.1987.1169612