DocumentCode :
3016137
Title :
An integrated system-on-chip test framework
Author :
Larsson, Erik ; Peng, Zebo
Author_Institution :
Dept. of Comput. & Inf. Sci., Linkoping Univ., Sweden
fYear :
2001
fDate :
2001
Firstpage :
138
Lastpage :
144
Abstract :
In this paper we propose a framework for the testing of system-on-chip (SOC), which includes a set of design algorithms to deal with test scheduling, test access mechanism design, test sets selection, test parallelization, and test resource placement. The approach minimizes the test application time and the cost of the test access mechanism while considering constraints on tests, power consumption and test resources. The main feature of our approach is that it provides an integrated design environment to treat several different tasks at the same time, which were traditionally dealt with as separate problems. Experimental results shows the efficiency and the usefulness of the proposed technique
Keywords :
application specific integrated circuits; automatic testing; design for testability; digital integrated circuits; integrated circuit testing; minimisation; power consumption; scheduling; cost; design algorithms; efficiency; integrated design environment; power consumption; system-on-chip; test application time; test parallelization; test resource placement; test scheduling; test sets; Algorithm design and analysis; Built-in self-test; Control systems; Embedded system; Energy consumption; Job shop scheduling; Laboratories; Scheduling algorithm; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2001. Conference and Exhibition 2001. Proceedings
Conference_Location :
Munich
ISSN :
1530-1591
Print_ISBN :
0-7695-0993-2
Type :
conf
DOI :
10.1109/DATE.2001.915014
Filename :
915014
Link To Document :
بازگشت