Title :
Modeling of UHF voltage multiplier for radio-triggered wake-up circuit
Author :
Wang, Jiang ; Fu, Yuzhuo ; Dong, Liang
Author_Institution :
Sch. of Microelectron., Shanghai Jiao Tong Univ., Shanghai, China
Abstract :
An analytical model of an ultra-high frequency (UHF) voltage multiplier for the radio-triggered wake-up circuit is derived in this paper. The model is compliant with HSpice circuit simulations, and it allows for short design time of an optimal voltage multiplier. With low incident RF signal power, the optimal design of the voltage multiplier takes into account the number of stages of the multiplier, the diode saturation current and the emission coefficient, and the load impedance. We design and optimize a voltage multiplier with a matching depletion layer capacitance according to this model. With an RF input signal of 2.4 GHz and 200 nW, it can provide a constant DC output of 1 V within tens of microsecond.
Keywords :
UHF circuits; voltage multipliers; HSpice circuit simulation; UHF voltage multiplier modelling; constant DC output; frequency 2.4 GHz; low incident RF signal power; matching depletion layer capacitance; power 200 nW; radio-triggered wake-up circuit; ultra-high frequency voltage multiplier; voltage 1 V; Analytical models; Capacitance; Circuit simulation; Design optimization; Diodes; Impedance; Radiofrequency integrated circuits; Signal design; UHF circuits; Voltage;
Conference_Titel :
Wireless and Microwave Technology Conference, 2009. WAMICON '09. IEEE 10th Annual
Conference_Location :
Clearwater, FL
Print_ISBN :
978-1-4244-4564-6
Electronic_ISBN :
978-1-4244-4565-3
DOI :
10.1109/WAMICON.2009.5207290