Title :
Random Jitter Testing Using Low Tap-Count Delay Lines
Author :
Huang, Jiun-Lang
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
Abstract :
In this paper, a low-cost and process-insensitive random jitter testing algorithm is proposed for on-chip design-for-test applications. The algorithm incurs low hardware cost as it utilizes a low tap-count delay line to extract the RMS jitter information. Furthermore, the proposed algorithm can tolerate reasonable delay line deviations. Our simulation results show that using an eight-tap delay line, the probability of making correct pass/fail decisions is higher than 99% in the presence of up to 30% delay line deviations
Keywords :
circuit testing; delay lines; design for testability; jitter; RMS jitter information; eight-tap delay line; low tap-count delay lines; on-chip design-for-test; random jitter testing algorithm; Bandwidth; Circuit testing; Counting circuits; Delay lines; Design for testability; Electronic equipment testing; Hardware; Jitter; Linearity; Time measurement; High-speed serial transmission; design-fortest; jitter testing.;
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
Conference_Location :
Calcutta
Print_ISBN :
0-7695-2481-8
DOI :
10.1109/ATS.2005.93