DocumentCode :
3017691
Title :
Power-Constrained Area and Time Co-Optimization for SoCs Based on Consecutive Testability
Author :
Yoneda, Tomokazu ; Takakuwa, Hisakazu ; Fujiwara, Hideo
Author_Institution :
Graduate Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Keihanna Science City
fYear :
2005
fDate :
21-21 Dec. 2005
Firstpage :
150
Lastpage :
155
Abstract :
This paper presents a design-for-testability method that transforms a given SoC into consecutively testable one under power constraint. When a power constraint and a user defined importance ratio between area overhead and test time are given, the proposed method can create an optimal TAM design and a test schedule for the importance ratio under the power constraint with low computational cost. Experimental results show that the proposed method can achieve area and time co-optimization under power constraint. Moreover, the proposed method can obtain better results for SoCs without power constraint compared to test bus method and our previous method based on consecutive testability of SoCs
Keywords :
design for testability; integrated circuit design; integrated circuit testing; system-on-chip; SoC; consecutive testability; design-for-testability; low computational cost; optimal TAM design; power consumption; power-constrained area; system-on-chip; test access mechanism; test bus method; test scheduling; time co-optimization; Cities and towns; Computational efficiency; Design methodology; Energy consumption; Information science; Integrated circuit testing; Processor scheduling; System testing; System-on-a-chip; Time to market; consecutive testability; power consumption; system-on-chip; test access mechanism; test scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
Conference_Location :
Calcutta
ISSN :
1081-7735
Print_ISBN :
0-7695-2481-8
Type :
conf
DOI :
10.1109/ATS.2005.88
Filename :
1575422
Link To Document :
بازگشت