DocumentCode :
3017967
Title :
Partial Gating Optimization for Power Reduction During Test Application
Author :
Elshoukry, Mohammed ; Tehranipoor, Mohammad ; Ravikumar, C.P.
Author_Institution :
Univ. of Maryland Baltimore County
fYear :
2005
fDate :
18-21 Dec. 2005
Firstpage :
242
Lastpage :
247
Abstract :
Power reduction during test application is important from the viewpoint of chip reliability and for obtaining correct test results. One of the ways to reduce scan test power is to block transitions from propagating from the outputs of scan cells through combinational logic. In order to accomplish this, some authors have proposed the setting of primary inputs to appropriate values or adding extra gates at the outputs of scan cells. In this paper, we point out the limitations of such full gating technique. We propose an alternate solution where a partial set of scan cells is gated. The subset of scan cells is selected to give maximum reduction in test power within a given area constraint. An alternate formulation of the problem is to treat maximum permitted test power and area overhead as constraints and achieve a test power that is within these limits using the fewest number of gated scan cells, thereby leading to least impact in area overhead. Our problem formulation also comprehends performance constraints and prevents the inclusion of gating points on critical paths. The area overhead is predictable and closely corresponds to the average power reduction.
Keywords :
Circuit testing; Energy consumption; Frequency; Instruments; Iterative algorithms; Logic testing; Power generation; Product development; Switching circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2481-8
Type :
conf
DOI :
10.1109/ATS.2005.87
Filename :
1575436
Link To Document :
بازگشت