DocumentCode :
3018036
Title :
On Detection of Resistive Bridging Defects by Low-Temperature and Low-Voltage Testing
Author :
Kundu, Sandip ; Engelke, Piet ; Polian, Ilia ; Becker, Bernd
Author_Institution :
University of Massachusetts, Amherst, MA
fYear :
2005
fDate :
18-21 Dec. 2005
Firstpage :
266
Lastpage :
271
Abstract :
Resistive defects are gaining importance in very-deepsubmicron technologies, but their detection conditions are not trivial. Test application can be performed under reduced temperature and/or voltage in order to improve detection of these defects. This is the first analytical study of resistive bridge defect coverage of CMOS ICs under low-temperature and mixed low-temperature, low-voltage conditions. We extend a resistive bridging fault model in order to account for temperature-induced changes in detection conditions. We account for changes in both the parameters of transistors involved in the bridge and the resistance of the short defect itself. Using a resistive bridging fault simulator, we determine fault coverage for low-temperature testing and compare it to the numbers obtained at nominal conditions. We also quantify the coverage of flaws, i.e. defects that are redundant at nominal conditions but could deteriorate and become earlylife failures. Finally, we compare our results to the case of low-voltage testing and comment on combination of these two techniques.
Keywords :
Early-life failures; Low-voltage testing; Resistive defects; Temperature testing; Bridge circuits; CMOS technology; Circuit faults; Fault detection; Performance evaluation; Power supplies; Semiconductor device modeling; Temperature; Testing; Voltage; Early-life failures; Low-voltage testing; Resistive defects; Temperature testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2481-8
Type :
conf
DOI :
10.1109/ATS.2005.83
Filename :
1575440
Link To Document :
بازگشت